Difference between revisions of "Tritium DAQ page F1VETROCmap"
Jump to navigation
Jump to search
Line 116: | Line 116: | ||
|- | |- | ||
| 8 || 16 || S2L-0 | | 8 || 16 || S2L-0 | ||
+ | |- | ||
| : || : || : | | : || : || : | ||
|- | |- |
Revision as of 16:50, 6 December 2017
Channel maps for F1TDCs and VETROC
Left HRS
Configuration valid starting from run 675 (December 5, 2017):
VME Slot | channel | Signal |
---|---|---|
14 | 0 | S2L-1 |
: | : | : |
14 | 15 | S2L-16 |
14 | 16 | CER-1 |
: | : | : |
14 | 25 | CER-10 |
14 | 26 | GC SUM |
14 | 27 | S0A |
14 | 28 | S0B |
14 | 29 | S0coin |
14 | 30 | L1A |
14 | 31 | S2 |
VME Slot | channel | Signal |
---|---|---|
16 | 0 | T1 |
16 | 1 | T2 |
16 | 2 | T3 |
16 | 3 | (nothing) |
16 | 4 | S0 OR S2 RHRS |
16 | 5 | L1A_remote |
16 | 6 | clock RHS |
16 | 7 | clock LHRS |
16 | 8 | Shower Sum |
16 | 9 | S0 or S2 LHRS |
16 | 10 | S2 left |
16 | 11 | S2 right |
16 | 12 | S0 or S2 RHRS |
16 | 13 | all adc gate |
16 | 14 | L1A |
16 | 15 | RF signal |
16 | 16 | S2R-1 |
: | : | : |
16 | 31 | S2R-16 |
Right HRS
Configuration valid starting from run 90465 (December 5, 2017):
VME Slot | channel | Signal |
---|---|---|
8 | 0 | T-1 |
8 | 1 | T-2 |
8 | 2 | T-3 |
8 | 3 | T-4 |
8 | 4 | T-5 |
8 | 5 | T-6 |
8 | 6 | RHRS clock |
8 | 7 | LHRS clock |
8 | 8 | L1A_R |
8 | 9 | RHRS clock |
8 | 10 | S2L |
8 | 11 | S2R |
8 | 12 | S0 or S2 |
8 | 13 | ADC gate |
8 | 14 | RF Time |
8 | 15 | L1A |
8 | 16 | S2L-0 |
: | : | : |
8 | 31 | S2L-16 |
VME Slot | channel | Signal |
---|---|---|
10 | 0 | GC-01 |
: | : | : |
10 | 9 | GC-10 |
10 | 10 | GC-SUM |
10 | 11 | S0A |
10 | 12 | S0B |
10 | 13 | S0coin |
10 | 14 | L1A |
10 | 15 | S2coin |
10 | 16 | S2R-1 |
: | : | : |
10 | 31 | S2R-16 |