Difference between revisions of "Tritium DAQ page F1VETROCmap"
Jump to navigation
Jump to search
Line 8: | Line 8: | ||
!Signal!!F1 VME Slot!!F1 channel!!VETROC channel | !Signal!!F1 VME Slot!!F1 channel!!VETROC channel | ||
|- | |- | ||
− | T-1 || 8 || 0 || 112 | + | | T-1 || 8 || 0 || 112 |
|- | |- | ||
− | T-2 || 8 || 1 || 113 | + | | T-2 || 8 || 1 || 113 |
|- | |- | ||
− | T-3 || 8 || 2 || 114 | + | | T-3 || 8 || 2 || 114 |
|- | |- | ||
− | T-4 || 8 || 3 || 115 | + | | T-4 || 8 || 3 || 115 |
|- | |- | ||
− | T-5 || 8 || 4 || 116 | + | | T-5 || 8 || 4 || 116 |
|- | |- | ||
− | T-6 || 8 || 5 || 117 | + | | T-6 || 8 || 5 || 117 |
|- | |- | ||
− | RHRS clock || 8 || 6 || 118 | + | | RHRS clock || 8 || 6 || 118 |
|- | |- | ||
− | LHRS clock || 8 || 7 || 119 | + | | LHRS clock || 8 || 7 || 119 |
|- | |- | ||
− | L1A_R || 8 || 8 || 120 | + | | L1A_R || 8 || 8 || 120 |
|- | |- | ||
− | RHRS clock || 8 || 9 || 121 | + | | RHRS clock || 8 || 9 || 121 |
|- | |- | ||
− | S2L || 8 || 10 || 122 | + | | S2L || 8 || 10 || 122 |
|- | |- | ||
− | S2R || 8 || 11 || 123 | + | | S2R || 8 || 11 || 123 |
|- | |- | ||
− | S0 or S2 || 8 || 12 || 124 | + | | S0 or S2 || 8 || 12 || 124 |
|- | |- | ||
− | ADC gate || 8 || 13 || 125 | + | | ADC gate || 8 || 13 || 125 |
|- | |- | ||
− | RF time || 8 || 14 || 126 | + | | RF time || 8 || 14 || 126 |
|- | |- | ||
− | L1A || 8 || 15 || 127 | + | | L1A || 8 || 15 || 127 |
|- | |- | ||
− | S2L-1 || 8 || 16 || 48 | + | | S2L-1 || 8 || 16 || 48 |
|- | |- | ||
− | | : || : || : || | + | | : || : || : || : |
|- | |- | ||
− | S2L-16 || 8 || 31 || 63 | + | | S2L-16 || 8 || 31 || 63 |
|} | |} | ||
Revision as of 09:04, 8 December 2017
Channel maps for F1TDCs and VETROC
Right HRS
Configuration valid starting from run 90465 (December 5, 2017):
Signal | F1 VME Slot | F1 channel | VETROC channel |
---|---|---|---|
T-1 | 8 | 0 | 112 |
T-2 | 8 | 1 | 113 |
T-3 | 8 | 2 | 114 |
T-4 | 8 | 3 | 115 |
T-5 | 8 | 4 | 116 |
T-6 | 8 | 5 | 117 |
RHRS clock | 8 | 6 | 118 |
LHRS clock | 8 | 7 | 119 |
L1A_R | 8 | 8 | 120 |
RHRS clock | 8 | 9 | 121 |
S2L | 8 | 10 | 122 |
S2R | 8 | 11 | 123 |
S0 or S2 | 8 | 12 | 124 |
ADC gate | 8 | 13 | 125 |
RF time | 8 | 14 | 126 |
L1A | 8 | 15 | 127 |
S2L-1 | 8 | 16 | 48 |
: | : | : | : |
S2L-16 | 8 | 31 | 63 |
F1 VME Slot | F1 channel | Signal |
---|---|---|
10 | 0 | GC-01 |
: | : | : |
10 | 9 | GC-10 |
10 | 10 | GC-SUM |
10 | 11 | S0A |
10 | 12 | S0B |
10 | 13 | S0coin |
10 | 14 | L1A |
10 | 15 | S2coin |
10 | 16 | S2R-1 |
: | : | : |
10 | 31 | S2R-16 |
Left HRS
Configuration valid starting from run 675 (December 5, 2017):
F1 VME Slot | F1 channel | Signal |
---|---|---|
14 | 0 | S2L-1 |
: | : | : |
14 | 15 | S2L-16 |
14 | 16 | CER-1 |
: | : | : |
14 | 25 | CER-10 |
14 | 26 | GC SUM |
14 | 27 | S0A |
14 | 28 | S0B |
14 | 29 | S0coin |
14 | 30 | L1A |
14 | 31 | S2 |
F1 VME Slot | F1 channel | Signal |
---|---|---|
16 | 0 | T1 |
16 | 1 | T2 |
16 | 2 | T3 |
16 | 3 | (nothing) |
16 | 4 | S0 OR S2 RHRS |
16 | 5 | L1A_remote |
16 | 6 | clock RHS |
16 | 7 | clock LHRS |
16 | 8 | Shower Sum |
16 | 9 | S0 or S2 LHRS |
16 | 10 | S2 left |
16 | 11 | S2 right |
16 | 12 | S0 or S2 RHRS |
16 | 13 | all adc gate |
16 | 14 | L1A |
16 | 15 | RF signal |
16 | 16 | S2R-1 |
: | : | : |
16 | 31 | S2R-16 |